## NSN 5962-01-465-7681 Digital Microcircuit - Page 1 of 1 View Online at https://aerobasegroup.com/nsn/5962-01-465-7681 | 1.0 watts Operating Tempurature Range: -55.0/+125.0 degrees celsius Storage Tempurature Range: -65.0/+150.0 degrees celsius End Application: Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: Solder | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -55.0/+125.0 degrees celsius Storage Tempurature Range: -65.0/+150.0 degrees celsius End Application: Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Storage Tempurature Range: -65.0/+150.0 degrees celsius End Application: Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | -65.0/+150.0 degrees celsius End Application: Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | End Application: Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Aircraft b-2 bomber Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Features Provided: Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Electrostatic sensitive and monolithic and bipolar and programmable Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Inclosure Material: Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Ceramic Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Inclosure Configuration: Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Leaded chip carrier Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Output Logic Form: Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Transistor-transistor logic Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | Design Function And Quantity: 1 gate, and-or Terminal Surface Treatment: | | 1 gate, and-or Terminal Surface Treatment: | | Terminal Surface Treatment: | | | | Solder | | | | Product Name: | | 16 input 4 output registered and-or gate array | | Voltage Rating And Type Per Characteristic: | | 0.5 volts input and 7.0 volts input | | Special Features: | | Programmed 81036102x | | Test Data Document: | | $96906 \hbox{-mil-std-}883 \ standard \ (includes \ industry \ or \ association \ standards, \ individual \ manufactureer \ standards, \ etc.).$ | | Terminal Type And Quantity: | | 20 printed circuit | | Shelf Life: | | N/a | | Unit Of Measure: | | - | | Demilitarization: | | Yes - demil/mli | | Fiig: | | A458a0 |